Low Price Guarantee
We Take School POs
Design of Cost-Efficient Interconnect Processing Units: Spidergon Stnoc
Contributor(s): Coppola, Marcello (Author), Grammatikakis, Miltos D. (Author), Locatelli, Riccardo (Author)

View larger image

ISBN: 1420044710     ISBN-13: 9781420044713
Publisher: CRC Press
OUR PRICE: $133.00  

Binding Type: Hardcover - See All Available Formats & Editions
Published: September 2008
Qty:
Temporarily out of stock - Will ship within 2 to 5 weeks

Annotation: Written by leading experts in the field, Design of Cost-Efficient Interconnect Processing Units: "Spidergon STNoC" comprehensively examines the current state-of-the-art and future trends in multiprocessor system-on-chip (MPSoC), in particular network-on-chip (NoC) design. Incorporating simple methods with easy-to-understand examples, this book considers a wealth of important theoretical and practical topics, such as technological deep sub-micron effects, generic NoC components, topological properties, embeddings of common communication patterns, and system-level design. A complementary CD-ROM features a practical NoC training approach based on the award-winning OCCN environment.

Click for more in this series: System-On-Chip Design and Technologies
Additional Information
BISAC Categories:
- Computers | Microprocessors
- Computers | Hardware - Mainframes & Minicomputers
- Technology & Engineering | Electronics - Microelectronics
Dewey: 004.12
LCCN: 2008026558
Series: System-On-Chip Design and Technologies
Physical Information: 1" H x 6.4" W x 9.3" L (1.45 lbs) 288 pages
Features: Bibliography, Illustrated, Index
Review Citations: Scitech Book News 03/01/2009 pg. 160
 
Descriptions, Reviews, Etc.
Publisher Description:

Streamlined Design Solutions Specifically for NoC
To solve critical network-on-chip (NoC) architecture and design problems related to structure, performance and modularity, engineers generally rely on guidance from the abundance of literature about better-understood system-level interconnection networks. However, on-chip networks present several distinct challenges that require novel and specialized solutions not found in the tried-and-true system-level techniques.

A Balanced Analysis of NoC Architecture
As the first detailed description of the commercial Spidergon STNoC architecture, Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC examines the highly regarded, cost-cutting technology that is set to replace well-known shared bus architectures, such as STBus, for demanding multiprocessor system-on-chip (SoC) applications. Employing a balanced, well-organized structure, simple teaching methods, numerous illustrations, and easy-to-understand examples, the authors explain:

  • how the SoC and NoC technology works
  • why developers designed it the way they did
  • the system-level design methodology and tools used to configure the Spidergon STNoC architecture
  • differences in cost structure between NoCs and system-level networks

From professionals in computer sciences, electrical engineering, and other related fields, to semiconductor vendors and investors - all readers will appreciate the encyclopedic treatment of background NoC information ranging from CMPs to the basics of interconnection networks. The text introduces innovative system-level design methodology and tools for efficient design space exploration and topology selection. It also provides a wealth of key theoretical and practical MPSoC and NoC topics, such as technological deep sub-micron effects, homogeneous and heterogeneous processor architectures, multicore SoC, interconnect processing units, generic NoC components, and embeddings of common communication patterns.

 
Customer ReviewsSubmit your own review
 
To tell a friend about this book, you must Sign In First!